**ON Semiconductor** 

Is Now

# Onsemi

To learn more about onsemi<sup>™</sup>, please visit our website at <u>www.onsemi.com</u>

onsemi and ONSEMI. and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product factures, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and asfety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or by customer's technical experts. onsemi products and actal performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use onsemi products for any such unintended or unauthorized application, Buyer shall indemnify and hold onsemi and its officers, employees, subsidiari

### Automotive Smart Power Module, 650 V ASPM27 Series

#### INTRODUCTION

The 650 V ASPM27 series extends the existing Intelligent Power Module product portfolio, qualifying them to meet the performance and reliability requirements of automotive auxiliary motor drives in Hybrid and Electric Vehicle application. This application note supports the 650 V ASPM27 series. It should be used in conjunction with the 650 V ASPM27 datasheets and application note <u>AN-9086</u> (Mounting Guidance).

#### **Design Concept**

The 650 V ASPM27 design objective is to provide a minimized package and a low power consumption module with improved reliability. This is achieved by applying new gate-driving High-Voltage Integrated Circuit (HVIC), a new Insulated-Gate Bipolar Transistor (IGBT) of advanced silicon technology, and improved Direct Bonded Copper (DBC) substrate base transfer mold package. The 650 V ASPM27 achieves reduced board size and improved reliability compared to existing discrete solutions. Target applications are inverter motor drives for Automotive use, such as E-compressor, Oil pump, Fuel pump, Water pump, cooling fans and other auxiliary motors in Hybrid and Electric Vehicles.

The temperature sensing function of the 650 V ASPM27 products is implemented in the LVIC to enhance the system reliability. An analog voltage proportional to the temperature of the LVIC is provided for monitoring the module temperature and necessary protections against over-temperature situations. The right figure shows the package outline structure.

#### Features

- Automotive Qualified (AEC-Q100, Q101 and AQG324)
- 650 V ASPM27, 3–Phase IGBT inverter with Integral gate drivers and protection
- Very Low Thermal Resistance by Adopting DBC Substrate
- Separate Open-Emitter pins from Low-Side IGBTs for Three-Phase current sensing
- Built-in Temperature Sensing Unit of IC
- Isolation Rating of 2500 V<sub>RMS</sub>/1 min
- Pb-Free and RoHS compliant



#### **ON Semiconductor®**

www.onsemi.com

#### APPLICATION NOTE



SPMCA-027 / PDD STD, SPM27-CA, DBC TYPE CASE MODFJ

#### **PRODUCT DESCRIPTION**

#### Ordering Information



Figure 1. Ordering Information

#### Product Line-Up

Table 1 shows the basic line up without package variations. Online loss and temperature simulation tool,

Motion Control Design Tool is recommended to find out the right the 650 V ASPM27 product for the desired application.

#### Table 1. PRODUCT LINE-UP

| Target<br>Application                                                | Device       | IGBT Rating | Motor Rating<br>(Note 1) | Isolation Voltage                                                                  | Remark           |
|----------------------------------------------------------------------|--------------|-------------|--------------------------|------------------------------------------------------------------------------------|------------------|
| E–compressor,<br>Oil pump, Fuel<br>pump, Water pump,<br>Cooling Fans | FAM65V05DF1  | 50 A/650 V  | 7 kW                     | V <sub>ISO</sub> = 2500 V <sub>RMS</sub><br>(Sine 60 Hz, 1–min<br>All Shorted Pins | Version 1.0      |
|                                                                      | NFVA33065L32 | 30 A/650 V  | 4.2 kW                   |                                                                                    | All Shorted Pins |
|                                                                      | NFVA34065L32 | 40 A/650 V  | 5.5 kW                   | Heat Sink)                                                                         |                  |
|                                                                      | NFVA35065L32 | 50 A/650 V  | 7 kW                     | 1                                                                                  |                  |

1. These motor ratings are general ratings, so may be changed by the operation conditions.

#### ASPM27 Version Comparison

As it can be seen from Table 2, the 650 V ASPM27 have two kinds of version. Old version (version 1.0) products have only one product. This ASPM27 version 2 is the first version in which all the line–up was released at the same with consistent features.

#### Table 2. ASPM27 VERSION COMPARISON

| Version            |            | Version 1              | Version 2               |
|--------------------|------------|------------------------|-------------------------|
| IGBT Sil           | icon Tech  | Trench Field Stop IGBT | Trench Field Stop IGBT  |
| Sub                | strate     | DBC (ALN)              | DBC (Al2O3/ALN)         |
| Current            | 30 [A]     | -                      | NFVA33065L32 / 1.60 [V] |
| Rating<br>/        | 40 [A]     | -                      | NFVA34065L32 / 1.50 [V] |
| V <sub>CESAT</sub> | 50 [A]     | FAM65V05DF1            | NFVA35065L32 / 1.65 [V] |
| V <sub>S</sub> -0  | Dutput     | Inner Bonding          | Inner Bonding           |
| OC/UV I            | Protection | Yes                    | Yes                     |
| Therma             | I Sensing  | Yes                    | Yes                     |

#### PACKAGE

#### Internal Circuit Diagram

There is the internal circuit diagram of the 650 V ASPM27 as shown in Figure 2.





#### **Pin Description**

Figure 3 shows the location of pins, the names and dummy pins of the 650 V ASPM27 series.



Figure 3. Pin Numbers, Names and Dummy Pins

In the later section illustrates the internal structure of the module in more detail. The detail functional descriptions are provided in Table 3.

#### Table 3. PIN DEFINITIONS

| Pin Number | Name               | Description                                            |
|------------|--------------------|--------------------------------------------------------|
| 1          | V <sub>DD(L)</sub> | Low-Side Bias Voltage for IC and IGBT Driving          |
| 2          | COM                | Common Supply Ground                                   |
| 3          | IN <sub>(UL)</sub> | Signal Input for Low-Side U Phase                      |
| 4          | IN <sub>(VL)</sub> | Signal Input for Low-Side V Phase                      |
| 5          | IN <sub>(WL)</sub> | Signal Input for Low-Side W Phase                      |
| 6          | V <sub>FO</sub>    | Fault Output                                           |
| 7          | V <sub>TS</sub>    | Output for LVIC Temperature Sensing Voltage            |
| 8          | C <sub>SC</sub>    | Shunt down input for over current protection           |
| 9          | IN <sub>(UH)</sub> | Signal Input for High-Side U Phase                     |
| 10         | V <sub>DD(H)</sub> | High-Side Common Bias Voltage for IC and IGBT Driving  |
| 11         | V <sub>B(U)</sub>  | High-Side Bias Voltage for U Phase IGBT Driving        |
| 12         | V <sub>S(U)</sub>  | High-Side Bias Voltage Ground for U Phase IGBT Driving |
| 13         | IN <sub>(VH)</sub> | Signal Input for High-Side V Phase                     |
| 14         | V <sub>DD(H)</sub> | High-Side Common Bias Voltage for IC and IGBT Driving  |
| 15         | V <sub>B(V)</sub>  | High-Side Bias Voltage for V Phase IGBT Driving        |
| 16         | V <sub>S(V)</sub>  | High-Side Bias Voltage Ground for V Phase IGBT Driving |
| 17         | IN <sub>(WH)</sub> | Signal Input for High-Side W Phase                     |
| 18         | V <sub>DD(H)</sub> | High-Side Common Bias Voltage for IC and IGBT Driving  |

#### Table 3. PIN DEFINITIONS (continued)

| Pin Number | Name              | Description                                            |
|------------|-------------------|--------------------------------------------------------|
| 19         | V <sub>B(W)</sub> | High-Side Bias Voltage for W Phase IGBT Driving        |
| 20         | V <sub>S(W)</sub> | High-Side Bias Voltage Ground for W Phase IGBT Driving |
| 21         | NU                | Negative DC Link Input for U Phase                     |
| 22         | N <sub>V</sub>    | Negative DC Link Input for V Phase                     |
| 23         | NW                | Negative DC Link Input for W Phase                     |
| 24         | U                 | Output for U Phase                                     |
| 25         | V                 | Output for V Phase                                     |
| 26         | W                 | Output for W Phase                                     |
| 27         | Р                 | Positive DC Link Input                                 |

#### Detailed Pin Definition and Notification

Pins:  $V_{B(U)} - V_{S(U)}, V_{B(V)} - V_{S(V)}, V_{B(W)} - V_{S(W)}$ 

- High-side bias voltage pins for driving the IGBT / high-side bias voltage ground pins for driving the IGBTs.
- These are drive power supply pins for providing gate drive power to the high-side IGBTs.
- The virtue of the ability to bootstrap the circuit scheme is that no external power supplies are required for the high-side IGBTs.
- Each bootstrap capacitor is charged from the V<sub>DD</sub> supply during ON state of the corresponding low-side IGBT.
- To prevent malfunctions caused by noise and ripple in the supply voltage, a low-ESR, low-ESL filter capacitor should be mounted very close to these pins.
- Low-side bias voltage pin / high-side bias voltage pins.

#### Pins: $V_{DD(L)}$ , $V_{DD(H)}$

- These are control supply pins for the built-in ICs.
- These four pins should be connected externally.
- To prevent malfunctions caused by noise and ripple in the supply voltage, a low-ESR, low-ESL filter capacitor should be mounted very close to these pins.
- Low-side common supply ground pins.

#### Pin: COM

- These are supply ground pins for the built-in ICs.
- Important! To avoid noise influences, the main power circuit current should not be allowed to blow through this pin.

#### Pins: $V_{B(U)}$ , $V_{B(V)}$ , $V_{B(W)}$

- These are pins to connect external bootstrap diode (D<sub>BS</sub>) for each high-side bootstrapping.
- External resistor (R<sub>BS</sub>) should be connected between these pins and each VDD.

#### Pins: IN(UL), IN(VL), IN(WL), IN(UH), IN(VH), IN(WH)

- These pins control the operation of the built-in IGBTs.
- They are activated by voltage input signals. The terminals are internally connected to a Schmitt-trigger circuit composed of 5 V-class CMOS.
- The signal logic of these pins is active HIGH. The IGBT associated with each of these pins is turned.
- ON when a sufficient logic voltage is applied to these pins.
- The wiring of each input should be as short as possible to protect the 650V ASPM27 against noise influences.
- To prevent signal oscillations, an RC coupling as illustrated in Figure 37 is recommended.

#### Pin: C<sub>SC</sub>

- The current sensing shunt resistor should be connected between the pin C<sub>SC</sub> and the low-side ground COM to detect short-current.
- The shunt resistor should be selected to meet the detection levels matched for the specific application. An RC filter should be connected to the CSC pin to eliminate noise.
- The connection length between the shunt resistor and CSC pin should be minimized.

#### Pin: V<sub>FO</sub>

- Fault output pin.
- This is the fault output alarm pin. An active LOW output is given on this pin for a fault state condition in the ASPM27.
- The alarm conditions are: Short–Circuit Current Protection (SCP), and low–side bias Under–Voltage Lockout (UVLO).
- The VFO output is open drain configured. The VFO signal line should be pulled to the 5 V logic power supply with approximately 4.7kΩ resistance.

#### Pin: V<sub>FO</sub>

- Fault output pin.
- This is the fault output alarm pin. An active LOW output is given on this pin for a fault state condition in the ASPM27.
- The alarm conditions are: Short–Circuit Current Protection (SCP), and low–side bias Under–Voltage Lockout (UVLO).
- The VFO output is open drain configured. The VFO signal line should be pulled to the 5 V logic power supply with approximately 4.7kΩ resistance.

#### Pin: V<sub>TS</sub>

- This is to indicate the temperature of LVIC with analog voltage. LVIC itself creates some power loss, but mainly heat generated from the IGBTs will increase the temperature of the LVIC.
- VTS versus temperature characteristics is illustrated in Figure 16.
- Analog Temperature Sensing Output Pin.
- If don't want use this function, V<sub>TS</sub> pin should be connected GND with bypass capacitor.

#### Pin: P

- This is the DC-link positive power supply pin of the inverter.
- It is internally connected to the collectors of the high-side IGBTs.
- To suppress surge voltage caused by the DC-link wiring or PCB pattern inductance, connect a smoothing filter capacitor close to this pin (tip: metal film capacitor is typically used).

• Positive DC–link pin

#### Pins: NU, NV, NW

- These are the DC-link negative power supply pins (power ground) of the inverter.
- These pins are connected to the low-side IGBT emitters of the each phase.
- These pins have to be connected shunt resistor (one or three) for current sensing.
- Inverter power output pins.
- Negative DC-link pins.

#### Pins: U, V, W

• Inverter output pins for connecting to the inverter load (e.g. motor).

#### Package Structure

Since heat dissipation is an important factor limiting the power module's current capability, the heat dissipation characteristics of a package are important in determining the performance. A trade-off exists among heat dissipation characteristics, package size, and isolation characteristics. The key to good package technology lies in the optimization package size while maintaining outstanding heat dissipation characteristics without compromising the isolation rating.

In 650 V ASPM27, technology was developed with DBC substrate that resulted in good heat dissipation characteristics. Power chips are attached directly to the DBC substrate. This technology is applied 650 V ASPM27, achieving improved reliability and heat dissipation.

Figure 4 shows detail dimensions of the 650 V ASPM27 package. If need more detail data, please refer to the AN-9086.



#### Figure 4. Distance of Isolation for Power Terminal and Control Terminal Part

Figure 5 shows the internal package structure including the lead frame and boding wires. This design has been revise

several times to further improve the manufacturability and the reliability to please the customers more.



Figure 5. Package Structure and Cross Section for ASPM27

#### **Marking Specification**









NOTES: UNLESS OTHERWISE SPECIFIED A) THIS PACKAGE DOES NOT COMPLY TO ANY CURRENT PACKAGING STANDARD B) ALL DIMENSIONS ARE IN MILLIMETERS C) DIMENSIONS ARE EXCLUSIVE OF BURRS, MOLD FLASH, AND TIE BAR EXTRUSIONS D) ( ) IS REFERENCE E) [ ] IS ASS'Y QUALITY

- F) DRAWING FILENAME: MOD27BAREV2.0
- G) FAIRCHILD SEMICONDUCTOR



LAND PATTERN RECOMMENDATIONS

**Marking Specification (continued)** 













# 

DEATIL A (SCALE 6 : 1)

| Y    | Alphabet |
|------|----------|
| 2017 | H        |
| 2018 | J        |
| 2019 | K        |
| 2020 | A        |
| 2021 | В        |
| 2022 | С        |
| 2023 | D        |
| 2024 | E        |
| 2025 | F        |
| 2026 | G        |
| 2027 | H        |

#### \* NOTE

- 1. ON : COMPANY LOGO
- 2. XXX : LAST 3 DIGITS OF LOT NO (OPTION)
- 3. YWW : DATE CODE (Y : YEAR-SEE THE TABLE, WW : WORK WEEK)
- 4. 0000001 : SERIAL NUMBER

#### **PRODUCT SYNOPSIS**

This section discusses electrical specification, characteristics and mechanical characteristics.

#### Absolute Maximum Rating (T<sub>J</sub> = 25°C, unless otherwise specified)

#### Table 4. INVERTER PART (BASE ON NFVA35065L32)

| Symbol                 | Parameter                               | Conditions                                                         |         | Unit |
|------------------------|-----------------------------------------|--------------------------------------------------------------------|---------|------|
| V <sub>PN</sub>        | Supply Voltage                          | Applied between P – NU, NV, NW                                     | 500     | V    |
| V <sub>PN(Surge)</sub> | Supply Voltage (Surge)                  | Applied between P – NU, NV, NW                                     | 550     | V    |
| V <sub>CES</sub>       | Collector – Emitter Voltage             |                                                                    | 650     | V    |
| ±l <sub>C</sub>        | Each IGBT Collector Current             | $T_C$ = 100°C, $T_{DD}$ $\leq$ 15 V, $T_J$ $\leq$ 175°C (Note 2)   | 50      | Α    |
| ±I <sub>CP</sub>       | Each IGBT Collector Current (Peak)      | $T_{C}$ = 25°C, $T_{J} \le$ 175°C, Under 1 ms Pulse Width (Note 3) | 100     | A    |
| P <sub>C</sub>         | Collector Dissipation                   | $T_{C} = 25^{\circ}C$ per One Chip                                 | 405     | W    |
| TJ                     | Operating Junction Temperature (Note 3) | e 3) IGBT and Diode                                                |         | °C   |
|                        |                                         | Driver IC                                                          | -40~150 | °C   |

2. There values had been made an acquisition by the calculation considered to design factor.

3. The maximum junction temperature rating of power chips integrated within the 650V ASPM27 products is 175°C.

#### Table 5. CONTROL PART

| Symbol          | Parameter                      | Conditions                                                                                                                                                                | Rating                    | Unit |
|-----------------|--------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|------|
| V <sub>DD</sub> | Control Supply Voltage         | Applied between $V_{DD(H)}$ , $V_{DD(L)}$ – COM                                                                                                                           | 20                        | V    |
| $V_{BS}$        | High-Side Control Bias Voltage | Applied between $V_{B(U)} – V_{S(U)}, V_{B(V)} – V_{S(V)}, \\ V_{B(W)} – V_{S(W)}$                                                                                        | 20                        | V    |
| V <sub>IN</sub> | Input Signal Voltage           | $\begin{array}{l} \text{Applied between IN}_{(UH)}, \text{IN}_{(VH)}, \text{IN}_{(WH)}, \\ \text{IN}_{(UL)}, \text{IN}_{(VL)}, \text{IN}_{(WL)} - \text{COM} \end{array}$ | -0.3~V <sub>DD</sub> +0.3 | V    |
| V <sub>FO</sub> | Fault Output Supply Voltage    | Applied between $V_{FO} - COM$                                                                                                                                            | -0.3~V <sub>DD</sub> +0.3 | V    |
| I <sub>FO</sub> | Fault Output Current           | Sink Current at V <sub>FO</sub> Pin                                                                                                                                       | 2                         | mA   |
| V <sub>SC</sub> | Current Sensing Input Voltage  | Applied between C <sub>SC</sub> – COM                                                                                                                                     | -0.3~V <sub>DD</sub> +0.3 | V    |

#### Table 6. TOTAL SYSTEM

| Symbol                | Parameter                                                                     | Conditions                                                                | Rating  | Unit |
|-----------------------|-------------------------------------------------------------------------------|---------------------------------------------------------------------------|---------|------|
| V <sub>PN(PROT)</sub> | Self-Protection Supply Voltage Limit<br>(Short-Circuit Protection Capability) | VDD, VBS = 13.5~16.5 V, T <sub>J</sub> = 150°C,<br>Non–Repetitive, < 2 μs | 400     | V    |
| T <sub>STG</sub>      | Storage Temperature                                                           |                                                                           | -55~175 | °C   |
| V <sub>ISO</sub>      | Isolation Voltage                                                             | 60 Hz, Sinusoidal, 1–Minute, Connect Pins to<br>Heat Sink                 | 2500    | Vrms |

#### Table 7. THERMAL RESISTANCE

| Symbol                | Parameter                              | Conditions                                                     | Min | Тур | Max  | Unit |
|-----------------------|----------------------------------------|----------------------------------------------------------------|-----|-----|------|------|
| R <sub>th(j-c)Q</sub> | Junction to Case Thermal<br>Resistance | Inverter IGBT Part (per 1/6 Module)                            |     |     | 0.37 | °C/W |
| R <sub>th(j-c)F</sub> | (Note 4)                               | Inverter FWD Part (per 1/6 Module)                             |     |     | 1.02 |      |
| Lσ                    | Package Stray Inductance               | P to N <sub>U</sub> , N <sub>V</sub> , N <sub>W</sub> (Note 5) |     | 24  |      | nH   |

4. For the measurement point of case temperature ( $T_C$ ), please refer Figure 6.

5. Stray inductance per phase measured per IEC 60747-15.



Figure 6. Case Temperature (T<sub>C</sub>) Detecting Point

| Syn                  | nbol                | Parameter                              | Co                                                                                                                                                                                                                                             | ndition                                                    | Min  | Тур  | Max  | Unit |
|----------------------|---------------------|----------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|------|------|------|------|
| V <sub>CE(SAT)</sub> |                     | Collector–Emitter                      | V <sub>DD</sub> , V <sub>BS</sub> =15 V,                                                                                                                                                                                                       | $I_{C} = 50 \text{ A}, \text{ T}_{J} = 25^{\circ}\text{C}$ | -    | 1.70 | 2.25 | V    |
|                      |                     | Saturation Voltage                     | V <sub>IN</sub> =5 V                                                                                                                                                                                                                           | I <sub>C</sub> = 50 A, T <sub>J</sub> = 175°C              | -    | 2.15 | 2.75 | V    |
| V                    | / <sub>F</sub>      | FWDi Forward Voltage                   | V <sub>IN</sub> =0 V                                                                                                                                                                                                                           | $I_F = 50 \text{ A}, \text{ T}_J = 25^{\circ}\text{C}$     | -    | 1.90 | 2.50 | V    |
|                      |                     |                                        |                                                                                                                                                                                                                                                | $I_F = 50 \text{ A}, \text{ T}_J = 175^{\circ}\text{C}$    | -    | 1.95 | 2.55 | V    |
| HS                   | t <sub>ON</sub>     | Switching Times                        | $ \begin{array}{l} V_{PN} = 300 \; V, \; V_{DD} = 15 \; V, \; V_{BS} = 15 \; V, \\ I_C = 30 \; A, \; T_J = 25^\circ C, \\ V_{IN} = 0 \; V \leftrightarrow 5 \; V, \; Inductive \; Load \\ & \; See \; Figure \; 7 \; (Note \; 6) \end{array} $ |                                                            | 0.80 | 1.20 | 1.80 | μs   |
|                      | t <sub>C(ON)</sub>  |                                        |                                                                                                                                                                                                                                                |                                                            | -    | 0.30 | 0.75 | μs   |
|                      | t <sub>OFF</sub>    |                                        |                                                                                                                                                                                                                                                |                                                            | -    | 1.25 | 1.75 | μs   |
|                      | t <sub>C(OFF)</sub> |                                        |                                                                                                                                                                                                                                                |                                                            | -    | 0.15 | 0.60 | μs   |
|                      | t <sub>rr</sub>     |                                        |                                                                                                                                                                                                                                                |                                                            | -    | 0.15 | -    | μs   |
| LS                   | t <sub>ON</sub>     |                                        |                                                                                                                                                                                                                                                |                                                            | 0.65 | 1.05 | 1.65 | μs   |
|                      | t <sub>C(ON)</sub>  |                                        |                                                                                                                                                                                                                                                |                                                            | -    | 0.30 | 0.75 | μs   |
|                      | t <sub>OFF</sub>    |                                        |                                                                                                                                                                                                                                                |                                                            | -    | 1.30 | 1.80 | μs   |
|                      | t <sub>C(OFF)</sub> |                                        |                                                                                                                                                                                                                                                |                                                            | -    | 0.25 | 0.60 | μs   |
|                      | t <sub>rr</sub>     |                                        |                                                                                                                                                                                                                                                |                                                            | -    | 0.15 | -    | μs   |
| Ι <sub>C</sub>       | ES                  | Collector – Emitter<br>Leakage Current | T <sub>J</sub> = 25°C                                                                                                                                                                                                                          | , V <sub>CE</sub> = V <sub>CES</sub>                       | 3    |      | mA   |      |

 t<sub>ON</sub> and t<sub>OFF</sub> include the propagation delay time of the internal drive IC. t<sub>C(ON)</sub> and t<sub>C(OFF)</sub> are the switching time of IGBT itself under the given gate driving condition internally. For the detail information, please see and Figure 7.



Figure 7. Case Temperature (T<sub>C</sub>) Detecting Point

| Symbol               | Parameter                                             | Condition                                                                                     |                          | Min  | Тур  | Max  | Unit |
|----------------------|-------------------------------------------------------|-----------------------------------------------------------------------------------------------|--------------------------|------|------|------|------|
| I <sub>QDDH</sub>    | Quiescent V <sub>DD</sub> Supply                      | $V_{DD(H)}$ = 15 V, $IN_{(UH,VH,WH)}$ = 0 V                                                   | V <sub>DD(H)</sub> – COM | -    | _    | 0.40 | mA   |
| I <sub>QDDL</sub>    | Current                                               | $V_{DD(L)}$ = 15 V, $IN_{(UL,VL,WL)}$ = 0 V                                                   | $V_{DD(L)}$ – COM        | -    | -    | 4.80 | mA   |
| I <sub>PDDH</sub>    | Operating High–Side V <sub>DD</sub><br>Supply Current | V <sub>DD(H)</sub> = 15 V, f <sub>PWM</sub> = 20 kHz, Duty<br>to One PWM Signal Input for     | -                        | -    | 0.48 | mA   |      |
| I <sub>PDDL</sub>    |                                                       | V <sub>DD(L)</sub> = 15 V,f <sub>PWM</sub> = 20 kHz, Duty<br>to One PWM Signal Input for      | _                        | -    | 8.80 | mA   |      |
| I <sub>QBS</sub>     | Quiescent V <sub>BS</sub> Supply<br>Current           | V <sub>BS</sub> = 15 V, IN <sub>(UH,VH,WH)</sub>                                              | -                        | -    | 0.24 | mA   |      |
| I <sub>PBS</sub>     | Operating V <sub>BS</sub> Supply<br>Current           | $V_{DD} = V_{BS} = 15 \text{ V}, f_{PWM} = 20 \text{ kHz}$<br>Applied to One PWM Signal Input | -                        | -    | 4.40 | mA   |      |
| V <sub>FOH</sub>     | Fault Output Voltage                                  | $V_{DD}$ = 15 V, $V_{SC}$ = 0 V, $V_{FO}$ Circuit<br>Pull-up                                  | 4.5                      | -    | -    | V    |      |
| V <sub>FOL</sub>     |                                                       | $V_{DD}$ = 15 V, $V_{SC}$ = 1 V, $V_{FO}$ Circuit<br>Pull-up                                  | -                        | -    | 0.5  | V    |      |
| V <sub>SC(ref)</sub> | Short-Circuit Trip Level                              | V <sub>DD</sub> = 15 V (Note 7)                                                               | C <sub>SC</sub> – COM    | 0.45 | 0.50 | 0.55 | V    |

| Symbol               | Parameter                                  | Condition                                                    | Min  | Тур | Max  | Unit |
|----------------------|--------------------------------------------|--------------------------------------------------------------|------|-----|------|------|
| UV <sub>DDD</sub>    | Supply Circuit,                            | Detection Level                                              | 9.80 | -   | 13.3 | V    |
| UV <sub>DDR</sub>    | Under-Voltage Protection                   | Reset Level                                                  | 10.3 | -   | 13.8 | V    |
| UV <sub>BSD</sub>    |                                            | Detection Level                                              | 9.00 | -   | 12.5 | V    |
| UV <sub>BSR</sub>    |                                            | Reset Level                                                  | 9.50 | -   | 13.0 | V    |
| t <sub>FOD</sub>     | Fault-Out Pulse Width                      |                                                              | 50   | -   | -    | μs   |
| V <sub>TS</sub>      | LVIC Temperature Sensing<br>Voltage Output | $V_{DD(L)}$ = 15 V, $T_{LVIC}$ = 25°C, See Figure 8 (Note 8) | 540  | 640 | 740  | mV   |
| V <sub>IN(ON)</sub>  | ON Threshold Voltage                       | Applied between IN <sub>(UH,VH,WH)</sub> -COM,               | -    | -   | 2.60 | V    |
| V <sub>IN(OFF)</sub> | OFF Threshold Voltage                      | IN <sub>(UL,VL,WL)</sub> –ĊOM                                | 0.80 | -   | -    | V    |

Table 9. CONTROL PART (BASE ON NFVA35065L32) (continued)

Short-circuit current protection is functioning only at the low-sides.
 T<sub>LVIC</sub> is the temperature of LVIC itself, V<sub>TS</sub> is only for sensing temperature of LVIC and cannot shutdown IGBTs automatically.



Figure 8. Temperature Profile of V<sub>TS</sub> (Typical)

#### **Recommended Operating Conditions**

#### Table 10. RECOMMENDED OPERATING CONDITIONS (BASE ON NFVA35065L32)

| Symbol                                     | Parameter                                 | Condition                                                                                                                       | Min  | Тур  | Max  | Unit |
|--------------------------------------------|-------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| V <sub>PN</sub>                            | Supply Voltage                            | Applied between $P-N_U$ , $N_V$ , $N_W$                                                                                         | -    | 300  | 400  | V    |
| V <sub>DD</sub>                            | Control Supply Voltage                    | Applied between V <sub>DD(UH,VH,WH)</sub> –COM,<br>V <sub>DD(L)</sub> –COM                                                      | 14.0 | 15.0 | 16.5 | V    |
| V <sub>BS</sub>                            | High-Side Bias Voltage                    | $\begin{array}{l} \text{Applied between } V_{B(U)} {-} V_{S(U)}, \\ V_{B(V)} {-} V_{S(V)}, \ V_{B(W)} {-} V_{S(W)} \end{array}$ | 13.0 | 15.0 | 18.5 | V    |
| dV <sub>DD</sub> /dt, dV <sub>BS</sub> /dt | Control Supply Variation                  |                                                                                                                                 | -1   | -    | 1    | V/ms |
| t <sub>dead</sub>                          | Blanking Time for<br>Preventing Arm-Short | For Each Input Signal                                                                                                           | 2.0  | -    | -    | ms   |
| f <sub>PWM</sub>                           | PWM Input Signal                          | $-40^{\circ}C \leq T_C \leq 175^{\circ}C, \ -40^{\circ}C \leq T_J \leq 175^{\circ}C$                                            | -    | -    | 20   | kHz  |
| V <sub>SEN</sub>                           | Voltage for Current<br>Sensing            | Applied between N <sub>U</sub> , N <sub>V</sub> , N <sub>W</sub> –COM<br>(Including Surge Voltage)                              | -5   | -    | 5    | V    |

#### Table 10. RECOMMENDED OPERATING CONDITIONS (BASE ON NFVA35065L32) (continued)

| Symbol                | Parameter                    | Condition                                                                                                                      | Min | Тур | Max | Unit |
|-----------------------|------------------------------|--------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| P <sub>WIN(ON)</sub>  | Minimum Input Pulse<br>Width | $V_{DD} = V_{BS} = 15 \text{ V}, \text{ I}_{C} \le 50 \text{ A}, \text{ Wiring}$<br>Inductance between $N_{U,V,W}$ and DC Link | 2.0 | -   | -   | μs   |
| P <sub>WIN(OFF)</sub> | Width                        | N < 10nH (Note 9)                                                                                                              | 2.0 | -   | -   | -    |
| P <sub>WIN(ON)</sub>  |                              | $V_{DD} = V_{BS} = 15 \text{ V}, I_C \le 100 \text{A}, \text{Wiring}$<br>Inductance between $N_{U,V,W}$ and DC Link            | 2.5 | -   | -   | μs   |
| P <sub>WIN(OFF)</sub> |                              | N < 10nH (Note 9)                                                                                                              | 2.5 | -   | -   | -    |
| TJ                    | Junction Temperature         |                                                                                                                                | -40 | -   | 150 | °C   |

9. This product might not make response if input pulse with is lee than the recommended value.

#### **Mechanical Characteristics**

#### Table 11. MECHANICAL CHARACTERISTICS

| Parameter                 | Condition                      |                       |     | Тур | Max  | Unit  |
|---------------------------|--------------------------------|-----------------------|-----|-----|------|-------|
| Device Flatness           | See Figure 9                   |                       | 0   | -   | +150 | μm    |
| Mounting Torque           | Mounting Screw: M3             | Recommended 0.7 N•m   | 0.6 | 0.7 | 0.8  | N∙m   |
|                           | See Figure 10                  | Recommended 7.1 kg•cm | 6.2 | 7.1 | 8.1  | kg•cm |
| Terminal Pulling Strength | Load 19.6 N                    |                       | 10  | -   | -    | s     |
| Terminal Bending Strength | Load 9.8 N, 90 $^{\circ}$ Bend |                       | 2   | -   | -    | Times |
| Weight                    | Module Weight                  |                       | -   | 15  | -    | g     |



Figure 9. Flatness Measurements Position



NOTES: Do not make over torque when mounting screws. Much mounting torque may cause DBC crack, as well as bolts AI heat sink destruction.

Avoid one-sided tightening stress, Figure 10 shows the recommended torque order for mounting order for mounting screws. Uneven mounting can cause the DBC substrate of package to be damaged. The pre-screwing torque is set to 20~30% of maximum torque rating.

#### Figure 10. Flatness Measurements Position

#### **OPERATION SEQUENCE FOR PROTECTIONS**

#### **Short Circuit Protection**

The 650 V ASPM27 uses external shunt resistor for the short circuit current detection, as shown in Figure 11. The LVIC has a built–in short–circuit current protection function. This protection function senses the voltage to the CSC pin. If this voltage exceeds the  $V_{SC(ref)}$  (the threshold voltage trip level of the short–circuit) specified in the device

datasheets ( $V_{SC(ref)}$ , typ. is 0.5 V), a fault signal is asserted and the all low side IGBTs are turned off.

Typically, the maximum short-circuit current magnitude is gate-voltage dependent: higher gate voltage ( $V_{DD}$  and  $V_{BS}$ ) results in larger short-circuit current. To avoid potential problems, the maximum short-circuit trip level is set below 1.5 times the nominal rated collector current. The LVIC short-circuit current protection-timing chart is shown in Figure 12.



Figure 11. Operation of Short–Circuit Protection



#### NOTES: A1- normal operation: IGBT on and carrying current

A2 - short-circuit current detection (SC trigger)

- A3 hard IGBT gate interrupt
- A4 IGBT turns OFF
- A5 fault output timer operation start with internal delay (typ. 2.8 µs), Fault-out duration time is fix (min. 50 µs)
- A6 input "L": IGBT OFF state
- A7 input "H": IGBT ON state, but during the active period of fault output the IGBT doesn't turn ON
- A8 IGBT keeps OFF state

#### Figure 12. Timing Chart of Short-Circuit Protection Function

#### Under-Voltage Lockout Protection (Low-side UVLO)

The LVIC has an Under-Voltage Lockout protection (UVLO) function to protect the low-side IGBTs from

operation with insufficient gate driving voltage. A timing chart for this protection is shown in Figure 13.



- NOTES: B1- control supply voltage rise: after the voltage rises UV<sub>DDR</sub>, the circuits starts to operate when the next input is applied (L => H)
  - B2 normal operation: IGBT ON and carrying current
  - B3 under-voltage detection (UV<sub>DDD</sub>)
  - B4 IGBT OFF in spite of control input is alive
  - B5 Fault output signal starts
  - B6 under-voltage reset (UV<sub>DDR</sub>)
  - B7 normal operation: IGBT ON and carrying current

#### Figure 13. Timing Chart of Low-side Under-Voltage Protection Function

#### Under-Voltage Lockout Protection (High-side UVLO)

The HVIC has an under-voltage lockout function to protect the high-side IGBT from insufficient gate driving

voltage. A timing chart for this protection is shown in Figure 14. The fault–out (FO) alarm is not given for low HVIC bias conditions.



#### Fault Output Signal

NOTES: C1- control supply voltage rises: after the voltage reaches UV<sub>BSR</sub>, the circuit starts when the next input is applied)

- C2 normal operation: IGBT ON and carrying current
- C3 under-voltage detection (UV<sub>BSD</sub>)
- C4 IGBT OFF in spite of control input is alive, but there is no fault output signal
- C5 under-voltage reset (UV<sub>BSR</sub>)
- C6 normal operation: IGBT ON and carrying current

#### Figure 14. Timing Chart of High-side Under-Voltage Protection Function

#### **KEY PARAMETER DESIGN GUIDANCE**

For stable operation, there are recommended parameters for passive components and bias conditions, considering operating characteristics of the 650 V ASPM27.

#### **Thermal Sensing Unit (TSU)**

The junction temperature of power devices should not exceed the maximum junction temperature. Even though there is some margin between the  $T_{JMAX}$  specified on the datasheet and the actual  $T_{JMAX}$  at which power devices get destroyed, caution should be given to make sure the junction temperature stays well below the  $T_{JMAX}$ .

#### Basic Concept

Thermal Sensing Unit uses technology based on the temperature dependency of transistor Vbe; Vbe decrease 2 mV as temperature increase 1°C.

The Thermal Sensing Unit analog voltage output reflects the temperature of the LVIC in 650 V ASPM27 series products. The relationship between  $V_{TS}$  voltage output and LVIC temperature is shown in Figure 16. It does not have any self-protection function, and, therefore, it should be used appropriately based on application requirement. It should be noted that there is a time lag from IGBT temperature to LVIC temperature. It is very difficult to respond quickly when temperature rises sharply in a transient condition such as shoot-through event. Even though TSU has some limitation, it will be definitely useful in enhancing the system reliability.

Figure 15 shows the LVIC location of ASPM27 series.



Figure 15. Location of VTS Function (LVIC)



#### Figure 16. Temperature vs. V<sub>TS</sub>

Figure 17 shows the equivalent circuit diagram of  $V_{TS}$  inside IC and a typical application diagram. This output voltage is clamped to 5.2 V by an internal Zener diode, but in case the maximum input range of Analog to Digital converter of MCU is below 5.2 V, an external Zener diode should be inserted between an A/D input pin and the analog ground pin of MCU. An amplifier can be used to change the range of voltage input to the Analog to Digital converter to have better resolution of the temperature. It is recommended to add a ceramic capacitor of 1000 pF between  $V_{TS}$  and Com (Ground) to make the  $V_{TS}$  more stable. If don't use this function, customer have to connect a ceramic capacitor of 1000 pF between  $V_{TS}$  pin is live voltage output pin.



Figure 17. Internal Block Diagram and Interface Circuit of TSU

Figure 18 shows the sourcing capability of  $V_{TS}$  pin at 25°C and the test method.  $V_{TS}$  voltage decreases as the sourcing current increases. Therefore, the load connected to  $V_{TS}$  pin should be minimized to maintain the accurate voltage output level without degradation. Figure 16 shows that the relationship between  $V_{TS}$  voltage and LVIC temperature. It can be expressed as the following equation.

- $V_{TS.min} = 0.02 \times T_{LVIC} + 0.04 [V]$
- $V_{TS.typ} = 0.02 \times T_{LVIC} + 0.14 [V]$
- $V_{TS.max} = 0.02 \times T_{LVIC} + 0.24 [V]$



Figure 18. Real Load Variation of VTS

The maximum variation of  $V_{TS}$  is 0.24 V, and the minimum variation of  $V_{TS}$  is 0.04 V due to process variation which is equivalent  $\pm 5^{\circ}$ C approximately. This is regardless of the temperature because the slopes of three lines are identical. If the ambient temperature information is available, for example, through NTC in the system,  $V_{TS}$  can be measured to adjust the offset before the motor starts to operate.

As temperature decreases further below 0°C,  $V_{TS}$  decreases linearly until it reaches zero volts. If the temperature of LVIC increases above 150°C, which is above the maximum operating temperature,  $V_{TS}$  would increase theoretically up to 5.2 V until it gets clamped by the internal Zener diode.

#### Test Method

This test result shows correlation between  $V_{TS}$  and  $T_C$ , but this correlation will be changed each customer real application conditions. Figure 19 shows the test board and temperature measure point.





(b) Heat-Sink Size and Measure Point of T<sub>C</sub>

#### Figure 19. Heat-Sink Size and Measure Point of T<sub>C</sub>

We tested real load by servo dynamo systems, refer to the Figure 20.



Figure 20. Real Load Dynamo System

We have compared between convection cooling and forced cooling mode. Figure 21 shows the cooling conditions.

To avoid external environment, we used the case, refer to Figure 22.

Test conditions were  $V_{DD} = 15$  V,  $V_{DC} = 300$  V, Frequency = 5 kHz and PWM method = SPWM.



Figure 21. Cooling Conditions



Figure 22. Test Environment

#### Test Results

Figure 23 and Figure 24 shows the test result. As the test results,  $T_C$  and  $V_{TS}$  temperatures have a variable gap by cooling conditions. Fragmentarily, this test result shows,  $V_{TS}$  value is depend on cooling conditions (Heat sink size, Fan speed and etc). Temperature gap has about 20 degree between  $T_C$  and  $V_{TS}$  in convection cooling mode. And gap has about 10 degree in force cooling mode.



Figure 23. Convection Cooling Mode



Figure 24. Force Cooling Mode

In conclusion, if the customers want to use the thermal sensing unit  $(T_{SU})$ , they should make adjustment in real operation conditions by themselves. And heat generated at IGBT and FWDi transfer to LVIC through modeling resin of package and outer heat sink. So LVIC temperature cannot respond to rapid temperature rise of those power chips effectively.

| Table 12. V <sub>TS</sub> | TABLE OF LVIC |
|---------------------------|---------------|
|---------------------------|---------------|

| T <sub>LVIC</sub> (°C) | V <sub>MIN</sub> (V) | V <sub>TYP</sub> (V) | V <sub>MAX</sub> (V) | T <sub>LVIC</sub> (°C) | V <sub>MIN</sub> (V) | V <sub>TYP</sub> (V) | V <sub>MAX</sub> (V) |
|------------------------|----------------------|----------------------|----------------------|------------------------|----------------------|----------------------|----------------------|
| 25                     | 0.54                 | 0.64                 | 0.74                 | 88                     | 1.80                 | 1.90                 | 2.00                 |
| 26                     | 0.56                 | 0.66                 | 0.76                 | 89                     | 1.82                 | 1.92                 | 2.02                 |
| 27                     | 0.58                 | 0.68                 | 0.78                 | 90                     | 1.84                 | 1.94                 | 2.04                 |
| 28                     | 0.60                 | 0.70                 | 0.80                 | 91                     | 1.86                 | 1.96                 | 2.06                 |
| 29                     | 0.62                 | 0.72                 | 0.82                 | 92                     | 1.88                 | 1.98                 | 2.08                 |
| 30                     | 0.64                 | 0.74                 | 0.84                 | 93                     | 1.90                 | 2.00                 | 2.10                 |
| 31                     | 0.66                 | 0.76                 | 0.86                 | 94                     | 1.92                 | 2.02                 | 2.12                 |
| 32                     | 0.68                 | 0.78                 | 0.88                 | 95                     | 1.94                 | 2.04                 | 2.14                 |
| 33                     | 0.70                 | 0.80                 | 0.90                 | 96                     | 1.96                 | 2.06                 | 2.16                 |
| 34                     | 0.72                 | 0.82                 | 0.92                 | 97                     | 1.98                 | 2.08                 | 2.18                 |
| 35                     | 0.74                 | 0.84                 | 0.94                 | 98                     | 2.00                 | 2.10                 | 2.20                 |
| 36                     | 0.76                 | 0.86                 | 0.96                 | 99                     | 2.02                 | 2.12                 | 2.22                 |
| 37                     | 0.78                 | 0.88                 | 0.98                 | 100                    | 2.04                 | 2.14                 | 2.24                 |
| 38                     | 0.80                 | 0.90                 | 1.00                 | 101                    | 2.06                 | 2.16                 | 2.26                 |
| 39                     | 0.82                 | 0.92                 | 1.02                 | 102                    | 2.08                 | 2.18                 | 2.28                 |
| 40                     | 0.84                 | 0.94                 | 1.04                 | 103                    | 2.10                 | 2.20                 | 2.30                 |
| 41                     | 0.86                 | 0.96                 | 1.06                 | 104                    | 2.12                 | 2.22                 | 2.32                 |
| 42                     | 0.88                 | 0.98                 | 1.08                 | 105                    | 2.14                 | 2.24                 | 2.34                 |
| 43                     | 0.90                 | 1.00                 | 1.10                 | 106                    | 2.16                 | 2.26                 | 2.36                 |
| 44                     | 0.92                 | 1.02                 | 1.12                 | 107                    | 2.18                 | 2.28                 | 2.38                 |
| 45                     | 0.94                 | 1.04                 | 1.14                 | 108                    | 2.20                 | 2.30                 | 2.40                 |
| 46                     | 0.96                 | 1.06                 | 1.16                 | 109                    | 2.22                 | 2.32                 | 2.42                 |
| 47                     | 0.98                 | 1.08                 | 1.18                 | 110                    | 2.24                 | 2.34                 | 2.44                 |
| 48                     | 1.00                 | 1.10                 | 1.20                 | 111                    | 2.26                 | 2.36                 | 2.46                 |
| 49                     | 1.02                 | 1.12                 | 1.22                 | 112                    | 2.28                 | 2.38                 | 2.48                 |
| 50                     | 1.04                 | 1.14                 | 1.24                 | 113                    | 2.30                 | 2.40                 | 2.50                 |
| 51                     | 1.06                 | 1.16                 | 1.26                 | 114                    | 2.32                 | 2.42                 | 2.52                 |
| 52                     | 1.08                 | 1.18                 | 1.28                 | 115                    | 2.34                 | 2.44                 | 2.54                 |
| 53                     | 1.10                 | 1.20                 | 1.30                 | 116                    | 2.36                 | 2.46                 | 2.56                 |

#### Table 12. V<sub>TS</sub> TABLE OF LVIC (continued)

| T <sub>LVIC</sub> (°C) | V <sub>MIN</sub> (V) | V <sub>TYP</sub> (V) | V <sub>MAX</sub> (V) | T <sub>LVIC</sub> (°C) | V <sub>MIN</sub> (V) | V <sub>TYP</sub> (V) | V <sub>MAX</sub> (V) |
|------------------------|----------------------|----------------------|----------------------|------------------------|----------------------|----------------------|----------------------|
| 54                     | 1.12                 | 1.22                 | 1.32                 | 117                    | 2.38                 | 2.48                 | 2.58                 |
| 55                     | 1.14                 | 1.24                 | 1.34                 | 118                    | 2.40                 | 2.50                 | 2.60                 |
| 56                     | 1.16                 | 1.26                 | 1.36                 | 119                    | 2.42                 | 2.52                 | 2.62                 |
| 57                     | 1.18                 | 1.28                 | 1.38                 | 120                    | 2.44                 | 2.54                 | 2.64                 |
| 58                     | 1.20                 | 1.30                 | 1.40                 | 121                    | 2.46                 | 2.56                 | 2.66                 |
| 59                     | 1.22                 | 1.32                 | 1.42                 | 122                    | 2.48                 | 2.58                 | 2.68                 |
| 60                     | 1.24                 | 1.34                 | 1.44                 | 123                    | 2.50                 | 2.60                 | 2.70                 |
| 61                     | 1.26                 | 1.36                 | 1.46                 | 124                    | 2.52                 | 2.62                 | 2.72                 |
| 62                     | 1.28                 | 1.38                 | 1.48                 | 125                    | 2.54                 | 2.64                 | 2.74                 |
| 63                     | 1.30                 | 1.40                 | 1.50                 | 126                    | 2.56                 | 2.66                 | 2.76                 |
| 64                     | 1.32                 | 1.42                 | 1.52                 | 127                    | 2.58                 | 2.68                 | 2.78                 |
| 65                     | 1.34                 | 1.44                 | 1.54                 | 128                    | 2.60                 | 2.70                 | 2.80                 |
| 66                     | 1.36                 | 1.46                 | 1.56                 | 129                    | 2.62                 | 2.72                 | 2.82                 |
| 67                     | 1.38                 | 1.48                 | 1.58                 | 130                    | 2.64                 | 2.74                 | 2.84                 |
| 68                     | 1.40                 | 1.50                 | 1.60                 | 131                    | 2.66                 | 2.76                 | 2.86                 |
| 69                     | 1.42                 | 1.52                 | 1.62                 | 132                    | 2.68                 | 2.78                 | 2.88                 |
| 70                     | 1.44                 | 1.54                 | 1.64                 | 133                    | 2.70                 | 2.80                 | 2.90                 |
| 71                     | 1.46                 | 1.56                 | 1.66                 | 134                    | 2.72                 | 2.82                 | 2.92                 |
| 72                     | 1.48                 | 1.58                 | 1.68                 | 135                    | 2.74                 | 2.84                 | 2.94                 |
| 73                     | 1.50                 | 1.60                 | 1.70                 | 136                    | 2.76                 | 2.86                 | 2.96                 |
| 74                     | 1.52                 | 1.62                 | 1.72                 | 137                    | 2.78                 | 2.88                 | 2.98                 |
| 75                     | 1.54                 | 1.64                 | 1.74                 | 138                    | 2.80                 | 2.90                 | 3.00                 |
| 76                     | 1.56                 | 1.66                 | 1.76                 | 139                    | 2.82                 | 2.92                 | 3.02                 |
| 77                     | 1.58                 | 1.68                 | 1.78                 | 140                    | 2.84                 | 2.94                 | 3.04                 |
| 78                     | 1.60                 | 1.70                 | 1.80                 | 141                    | 2.86                 | 2.96                 | 3.06                 |
| 79                     | 1.62                 | 1.72                 | 1.82                 | 142                    | 2.88                 | 2.98                 | 3.08                 |
| 80                     | 1.64                 | 1.74                 | 1.84                 | 143                    | 2.90                 | 3.00                 | 3.10                 |
| 81                     | 1.66                 | 1.76                 | 1.86                 | 144                    | 2.92                 | 3.02                 | 3.12                 |
| 82                     | 1.68                 | 1.78                 | 1.88                 | 145                    | 2.94                 | 3.04                 | 3.14                 |
| 83                     | 1.70                 | 1.80                 | 1.90                 | 146                    | 2.96                 | 3.06                 | 3.16                 |
| 84                     | 1.72                 | 1.82                 | 1.92                 | 147                    | 2.98                 | 3.08                 | 3.18                 |
| 85                     | 1.74                 | 1.84                 | 1.94                 | 148                    | 3.00                 | 3.10                 | 3.20                 |
| 86                     | 1.76                 | 1.86                 | 1.96                 | 149                    | 3.02                 | 3.12                 | 3.22                 |
| 87                     | 1.78                 | 1.88                 | 1.98                 | 150                    | 3.04                 | 3.14                 | 3.24                 |

#### **Selection of Shunt Resistor**

Figure 25 shows an example circuit of the SC protection using 1-shunt resistor. The line current on the N side DC-ink is detected and the protective operation signal is passed through the RC filter. If the current exceeds the SC reference level, all the gates of the N-side three-phase IGBTs are switched to the OFF state and the  $F_O$  fault signal is transmitted to MCU. Since SC protection is non-repetitive, IGBT operation should be immediately halted when the  $F_O$  fault signal is given.



Figure 25. Short Circuit Current Protection Circuit with One Shunt Resistor

*The value of shunt resistor is calculated by the following equation* 

- Maximum SC current trip level:  $I_{SC(max)}=1.5 \times I_C$  (rated current)
- SC trip referenced voltage: V<sub>SC</sub> = min. 0.45 V, typ. 0.5 V, max. 0.55 V
- Shunt resistance:  $I_{SC(max)} = V_{SC(max)}/R_{SHUNT(min)}$  $\rightarrow R_{SHUNT(min)} = V_{SC(max)}/I_{SC(max)}$
- If the deviation of shunt resistor should is limited below  $\pm 5\%$ ,  $R_{SHUNT(typ)} = R_{SHUNT(min)}/0.95$ ,  $R_{SHUNT(max)} = R_{SHUNT(typ)} \times 1.05$
- Actual SC trip current level becomes: I<sub>SC(typ)</sub> = V<sub>SC(typ)</sub>/R<sub>SHUNT(min)</sub>, I<sub>SC(min)</sub> = V<sub>SC(min)</sub>/R<sub>SHUNT(max)</sub>
- Inverter output power:

Pout =  $\sqrt{3} \times \text{VO}, \text{LL} \times I_{O(\text{RMS})} \times \text{PF}$ Where:

VO, LL = 
$$\frac{\sqrt{3}}{\sqrt{2}} \times MI \times \frac{V_{DC}}{2}$$

I(O)RMS = Maximum load current of inverter; and MI = Modulation Index VDC = DC link voltage PF = Power Factor
Average DC Current

 $I_{DC_AVG} = V_{DC_Link} / (P_{out} \times Eff)$ Where: Eff = Inverter Efficiency • The power rating of shunt resistor is calculated by the following equation.  $P_{SHUNT} = (I^2_{RMS} \times R_{SHUNT} \times Margin)/De-rating Ratio Where:$ 

Shunt resistor typical value at  $T_C = 25^{\circ}C (R_{SHUNT})$ De-rating ratio of shunt resistor at  $T_{SHUNT}=100^{\circ}C$ (From datasheet of shunt resistor) Safety margin (Determine by customer)

The value of shunt resistor calculation examples

- DUT: NFVA33065L32
- Tolerance of shunt resistor:  $\pm 5\%$
- SC Trip Reference Voltage:
- $V_{SC(min)} = 0.45 \text{ V}, V_{SC(typ)} = 0.50 \text{ V}, V_{SC(max)} = 0.55 \text{ V}$
- Maximum Load Current of Inverter (I<sub>RMS</sub>): 21 A<sub>rms</sub>
- Maximum Peak Load Current of Inverter (I<sub>C(max)</sub>): 45 A
- Modulation Index(MI): 0.9
- DC Link Voltage(V<sub>DC Link</sub>): 300 V
- Power Factor (PF): 0.8
- Inverter Efficiency(Eff): 0.95
- Shunt Resistor Value at  $T_C = 25^{\circ}C (R_{SHUNT})$ : 11.0 m $\Omega$
- De-rating Ration of Shunt Resistor at T<sub>SHUNT</sub> = 100°C: 70% (refer to Figure 28)
- Safety Margin: 20%

#### Calculation results

- $I_{SC(max)}$ :  $1.5 \times I_{C(max)} = 1.5 \times 30 \text{ A} = 45 \text{ A}$
- $R_{SHUNT(typ)}$ :  $V_{SC(typ)} / I_{SC(max)} = 0.50 \text{ V}/45 \text{ A}$ = 11.0 m $\Omega$
- $R_{SHUNT(max)}$ :  $R_{SHUNT(typ)} \times 1.05 = 11 \text{ m}\Omega \times 1.05 \text{ A}$ = 11.55 m $\Omega$
- $R_{SHUNT(min)}$ :  $R_{SHUNT(typ)} \times 0.95 = 11 \text{ m}\Omega \times 0.95 \text{ A}$ = 10.45 m $\Omega$
- $I_{SC(min)}$ :  $V_{SC(min)}/R_{SHUNT(max)} = 0.45 \text{ V}/11.55 \text{ m}\Omega$ = 38.96 A
- $I_{SC(max)}$ :  $V_{SC(typ)}/R_{SHUNT(min)} = 0.55 \text{ V}/10.45 \text{ m}\Omega$ = 52.6 A

• Pout = 
$$\sqrt{3} \times (\frac{\sqrt{3}}{\sqrt{2}} \times \text{MI} \times \frac{\text{V}_{\text{DC}}}{2}) \times \text{I}_{(0)\text{RMS}} \times \text{PF}$$
  
=  $\frac{3}{\sqrt{2}} \times 0.9 \times (\frac{300}{2}) \times 21 \times 0.8 = 4.811\text{W}$ 

- $I_{DC AVG} = (P_{OUT}/Eff) / V_{DC Link} = 16.88 A$
- $P_{SHUNT} = (I_{DC_{AVG}}^2 \times R_{SHUNT} \times Margin)/De-rating Ratio = (16.88^2 \times 0.012 \times 1.2) / 0.7 = 5.86 W (therefore, the proper power rating of shunt resistor is over 6.0 W)$

When over-current events are detected, the 650 V ASPM27 series shuts down all low-side IGBTs and sends out the fault-out ( $F_O$ ) signal. Fault-out pulse width is fixed; minimum value is 50  $\mu$ s.

To prevent malfunction, it is recommended that an RC filter be inserted at the  $C_{SC}$  pin. To shut down IGBTs within 3 µs when over-current situation occurs, a time constant of 1.5~2 µs is recommended. Table 13 shows the shunt resistance and typical short-circuit protection current.

Table 13. OVER-CURRENT (OC) PROTECTION TRIP LEVEL

| Device       | R <sub>SHUNT</sub>    | OC Trip Level | Remark              |
|--------------|-----------------------|---------------|---------------------|
| NFVA33065L32 | 11 mΩ                 | 45 A          | It is typical value |
| NFVA34065L32 | $8.3 \text{ m}\Omega$ | 60 A          |                     |
| NFVA35065L32 | $6.7~m\Omega$         | 75 A          |                     |



Figure 26. De-rating Curve Example of Shunt Resistor (from RARA Elec.)

#### **Time Constant of Internal Delay**

An RC filter is prevents noise-related Short-Circuit Current Protection (SCP) circuit malfunction. The RC time constant is determined by the applied noise time and the Short-Circuit Current Withstanding Time (SCWT) of ASPM27 series.

When the  $R_{SC}$  voltage exceeds the SCP level, this is applied to the CSC pin via the RC filter. The RC filter delay (T1) is the time required for the CSC pin voltage to rise to the referenced SCP level. The LVIC has an internal filter time (logic filter time for noise elimination: T2, around 0.7  $\mu$ s). Consider this filter time when designing the RC filter of V<sub>CSC</sub>.



NOTES: V<sub>IN</sub>: Voltage of input signal LOUT: VGE of low-side IGBT VCSC: Voltage of CSC pin ISC: Short-circuit current VFO: Voltage of VFO pin T1: filtering time of RC filter of VCSC T2: filtering time of CSC. If VCSC width is less than T2, SCP does not operate T3: delay from CSC triggering to gate-voltage down T4: delay from CSC triggering to short-circuit current T5: delay from CSC triggering to fault-out signal

#### Figure 27. Timing Diagram

Figure 28 shows operating waveform of SCP (Short-circuit Current Protection) function. Normally, t(time constant of RC filter of  $C_{SC}$ ) don't accurately operate due to fast di/dt of  $I_{SC}$  (short-circuit current). Therefore, we should consider this kind of situation when decide time constant of RC filter of  $C_{SC}$ . Normally, T (time constant of RC filter of  $C_{SC}$ ) accurately operates in Over-Current Protection operation (OCP).



Figure 28. Short Circuit Waveform (NFVA33065L32, Ref. Condition:  $V_{DD}$  = 16.5 V,  $V_{DC}$  = 400 V,  $T_J$  = 25°C)

Table 14 shows actual real time at short circuit current protection. Each time sections have a distribution, so we have to consider of distribution.

Table 14. OVER-CURRENT (OC) PROTECTION TRIP LEVEL

| Device       | Typ. at<br>T <sub>J</sub> = 25°C | Typ. at<br>T <sub>J</sub> = 150°C | Max. at<br>T <sub>J</sub> = 25°C |
|--------------|----------------------------------|-----------------------------------|----------------------------------|
| NFVA33065L32 | T2 = 0.80 μs                     | T2 = 0.52 μs                      | Considering                      |
|              | T3 = 1.35 μs                     | T3 = 1.35 μs                      | ±20%<br>distribution,            |
|              | T4 = 1.95 μs                     | T4 = 1.81 μs                      | T3 and T4                        |
|              | T5 = 2.86 μs                     | T5 = 2.47 μs                      |                                  |

NOTES: To guarantee safe short–circuit protection under all operating conditions, CSC should be triggered within 1.0  $\mu$ s after short–circuit occurs. (Recommendation: SCWT < 3.0  $\mu$ s, Conditions: V<sub>PN</sub> = 400 V, V<sub>DD</sub> =16.5 V, T<sub>J</sub> = 150°C).

It is recommended that delay from short-circuit to  $\rm C_{SC}$  triggering should be minimized.

#### Fault Output Circuit

Because VFO terminal is an open-drain type; it should be pulled up via a pull-up resistor. The resistor must satisfy the above specifications.



#### **Bootstrap Circuit Design**

#### Operation of bootstrap circuit

The V<sub>BS</sub> voltage, which is the voltage difference between V<sub>B(U,V,W)</sub> and V<sub>S(U,V,W)</sub>, provides the supply to the HVIC within the 650 V ASPM27 series. This supply must be in the range of 13.0 V~18.5 V to ensure that the HVIC can fully drive the high-side IGBT. The 650 V ASPM27 series includes an under-voltage lock out protection function for the V<sub>BS</sub> to ensure that the HVIC does not drive the high-side IGBT, if the V<sub>BS</sub> voltage drops below a specified voltage. This function prevents the IGBT from operating in a high dissipation mode. There are a number of ways in which the V<sub>BS</sub> floating supply can be generated. One of them is the bootstrap method described here (refer to Figure 30). This method has the advantage of being simples and inexpensive.

However, the duty cycle and on-time are limited by the requirement to refresh the charge in the bootstrap capacitor. The bootstrap to ground (either through the low-side or the load), the bootstrap capacitor ( $C_{BS}$ ) is charged through the bootstrap diode ( $D_{BS}$ ) and the resistor ( $R_{BS}$ ) from the  $V_{DD}$  supply.



Figure 30. Current Path of Bootstrap Circuit

# Selection of bootstrap capacitor considering initial charging

Adequate on-time of the low-side IGBT to fully charge the bootstrap capacitor is required for initial bootstrap charging. The initial charging time ( $t_{charge}$ ) can be calculated by:

$$t_{charge} = C_{BS} \times R_{BS} \times \frac{1}{\sigma} \times In \frac{V_{DD}}{V_{DD} - V_{BS(min)} - V_{F} - V_{LS}}$$

Where:

 $V_F$  = Forward voltage drop across the bootstrap diode  $V_{BS(min)}$  =The minimum value of the bootstrap voltage  $V_{LS}$  = Voltage drop across the low-side IGBT or load  $\Delta$  = Duty ratio of PWM

When the bootstrap capacitor is charged initially;  $V_{DD}$  drop voltage is generated based on initial charging method,  $V_{DD}$  line SMPS output current,  $V_{DD}$  source capacitance, and bootstrap capacitance. If  $V_{DD}$  drop voltage reaches  $UV_{DD}$  level, the low side is shut down and a fault signal is activated.

To avoid this malfunction, related parameter and initial charging method should be considered. To reduce  $V_{DD}$  voltage drop at initial charging, a large  $V_{DD}$  source capacitor and selection of optimized low-side turn-on method are recommended. Adequate on-time duration of the low-side IGBT to fully charge the bootstrap capacitor is initially required before normal operation of PWM starts. Figure 31 to Figure 34 shows an example of initial bootstrap charging sequence. Once  $V_{DD}$  establishes,  $V_{BS}$  needs to be charged by turning on the low-side IGBTs. PWM signals are typically generated by an interrupt triggered by a timer with a fixed interval, based on the switching carrier frequency.

Therefore, it is desired to maintain this structure without creating complementary high-side PWM signals. The capacitance of  $V_{DD}$  should be sufficient to supply necessary charge to  $V_{BS}$  capacitance in all three phases. If a normal

PWM operation starts before  $V_{BS}$  reaches UVLO reset level, the high-side IGBTs cannot switch without creating a fault signal. It may lead to a failure of motor start in some applications. If three phases are charged synchronously, initial charging current through a single shunt resistor may exceed the over-current protection level.

Therefore, initial charging time for bootstrap capacitors should be separated that. The effect of the bootstrap capacitance factor and charging method (low-side IGBT driving method) is shown in Figure 31 and Figure 32.



Figure 31. Timing Chart of Initial Bootstrap Charging



Figure 32. Recommended Initial Bootstrap Capacitors Charging Sequence

Figure 33 and Figure 34 shows waveform initial bootstrap capacitor charging voltage and current.



Figure 33. Each Part Initial Operating Waveform of Bootstrap Circuit (Conditions:  $V_{DC}$  = 300 V,  $V_{DD}$  = 15 V,  $C_{BS}$  = 22  $\mu$ F, LS IGBT Turn-on Duty = 200  $\mu$ sec)



Figure 34. Each Part Operating Waveform of Bootstrap Circuit (Conditions:  $V_{DC}$  = 300 V,  $V_{DD}$  = 15 V,  $C_{BS}$  = 22  $\mu$ F, LS IGBT Full Turn-on)

Selection of bootstrap capacitor considering operating The bootstrap capacitance can be calculated by:

$$C_{BS} = \frac{I_{leak} \times \Delta}{\Delta V_{BS}}$$

Where:

 $\Delta t$ : maximum on pulse width of high-side IGBT;

 $\Delta V_{BS}$ : the allowable discharge voltage of the CBS (voltage ripple)

Ileak: maximum discharge current of the CBS

Mainly via the following mechanisms:

- Gate charge for turning the high-side IGBT on.
- Quiescent current to the high-side circuit in HVIC.
- Level-shift charge required by level-shifters in HVIC.
- Leakage current in the bootstrap diode.
- C<sub>BS</sub> capacitor leakage current (ignored for non-electrolytic capacitors).
- Bootstrap diode reverse recovery charge.

Practically, 4.4 mA of  $I_{Leak}$  is recommended for the 650 V ASPM27 series. By considering dispersion and reliability, the capacitance is generally selected to be 2~3 times the calculated one. The CBS is only charged when the high-side IGBT is off and the VS(x) voltage is pulled down to ground.

The on-time of the low-side IGBT must be sufficient to for the charge drawn from the CBS capacitor to be fully replenished. This creates an inherent minimum on-time of the low-side IGBT (or off-time of the high-side IGBT).



Figure 35. Capacitance of Bootstrap Capacitor on Variation of Switching Frequency

Based on switching frequency and recommended  $\Delta V_{BS}$ .

- $I_{\text{Leak}}$ : circuit current = 4.4 mA (recommended value)
- $\Delta V_{BS}$ : discharged voltage = 0.1 V (recommended value)
- Δt: maximum on pulse width of high-side IGBT = 0.2 ms (depends on application)

$$C_{BS\_min} = \frac{I_{leak} \times \Delta t}{\Delta V_{BS}} = \frac{4.4 \text{ mA} \times 0.2 \text{ ms}}{0.1 \text{ V}} = 8.8 \times 10^{-6}$$

 $\rightarrow$  More than 2 times  $\rightarrow$  18  $\mu$ F

NOTE: The capacitance value can be changed according to the switching frequency, the capacitor selected, and the recommended  $V_{BS}$  voltage of 13.0~18.5 V (from datasheet). The above result is just a calculation example. This value can be changed according to the actual control method and lifetime of the component.

#### Selection of a bootstrap diode

When the high-side IGBT or diode conducts, the bootstrap diode ( $D_{BS}$ ) supports the entire bus voltage. Hence, a diode with withstand voltage of more than 650 V is recommended. It is important that this diode has a fast recovery (recovery time < 100 ns) characteristic to minimize the amount of charge fed back from the bootstrap capacitor into the V<sub>DD</sub> supply. The bootstrap resistor (R<sub>BS</sub>) is to slow down the dV<sub>BS</sub>/dt and limit initial charging current (I<sub>charge</sub>) of bootstrap capacitor.

Normally, a bootstrap circuit consists of bootstrap diode  $(D_{BS})$ , bootstrap resistor  $(R_{BS})$ , and bootstrap capacitor  $(C_{BS})$ .

The characteristics of the recommended bootstrap diode are:

- Fast recovery diode: 650 V/1.0 A
- trr: 80 ns (typical)
- Resistive characteristic: equivalent resistor of approximately 15 Ω

#### Selection of a bootstrap resistance

A resistor  $R_{BS}$  must be added in series with the bootstrap diode to slow down the  $dV_{BS}/dt$  and it also determines the time to charge the bootstrap capacitor. That is, if the minimum ON pulse width of low-side IGBT or the minimum OFF pulse width of high-side IGBT is  $t_0$ , the bootstrap capacitor has to be charged  $\Delta V$  during this period. Therefore, the value of bootstrap resistance can be calculated by the following equation.

$$\mathsf{R}_{\mathsf{BS}} = \frac{(\mathsf{V}_{\mathsf{CC}} - \mathsf{V}_{\mathsf{BS}}) \times \mathsf{t}_{\mathsf{O}}}{\mathsf{C}_{\mathsf{BS}} \times \Delta \mathsf{V}_{\mathsf{BS}}}$$

#### **Snubber Capacitor**

#### Snubber Circuit

A snubber is an essential part of a power conversion circuit. Snubbers are used in power circuits for a broad array of applications including reducing or eliminating voltage or current spikes, limiting dV/dt, or dI/dt, reducing electromagnetic interference (EMI), reducing losses caused by switching operations, shaping load lines, and transferring power dissipation to resistors or useful loads.

A hard "switching" operation subjects a switch to voltage and current stress and causes high switching loss. Presence of parasitic capacitance and parasitic inductance increases this stress further. The total parasitic capacitance comprises of stray capacitance and junction capacitance while the total parasitic inductance comprises of lead inductance and inductance due to circuit layout. Using good circuit layout practices helps to minimize parasitic inductance.

# Recommended wiring of shunt resistor and snubber capacitor

External current sensing resistors are applied to detect short-circuit or phase currents. A long wiring patterns between the shunt resistors and ASPM27 will cause excessive surges that might damage the 650V ASPM27s internal ICs and current detection components, and may also distort the sensing signals. To decrease the pattern inductance, the wiring between the shunt resistors and ASPM27 should be as short as possible.

As shown in the Figure 36, snubber capacitors should be installed in the right location so as to suppress surge voltages effectively. If the snubber capacitor is installed in the wrong location 'A' as shown in the Figure 36, the snubber capacitor cannot suppress the surge voltage effectively. If the capacitor is installed in the location 'B', the charging and discharging currents generated by wiring inductance and the snubber capacitor will appear on the shunt resistor. This will impact the current sensing signal and the SC protection level will be somewhat lower than the calculated design value. The "B" position surge suppression effect is greater than the location 'A' or 'C'. The 'C' position is a reasonable compromise with better suppression than in location 'A' without impacting the current sensing signal accuracy. For this reason, the location 'C' is generally used.



Figure 36. Recommended Wiring of Shunt Resistor and Snubber Capacitor

#### Snubber Capacitor Type

Snubber circuits are exposed to high stress, so it is important to select components that can withstand such conditions. The types of capacitors that are widely used for snubber applications include film and ceramic capacitors. Whereas plastic film capacitors can be used for both high power and low power circuits, ceramic capacitors are mostly used for low power applications.

Capacitors used in snubber circuits are subjected to high dV/dt and extremely high values of peak and rms current. These circuits demand capacitors that can withstand current spikes with high peak and rms values. The characteristics of polypropylene film capacitors make them suitable for snubber applications.

#### Film Capacitor

Most snubber capacitors are designed with polypropylene material. The performance characteristics of this low-loss dielectric material make it suitable for designing capacitors for use in both low and high pulse applications. The properties of a film capacitor are significantly dependent on the construction technology used.

Metallized film capacitors, also commonly known as metallized electrode capacitors, have self-healing

properties while discrete foil electrode capacitors do not have them. Polypropylene film/foil capacitors are commonly used as snubber capacitors in low pulse applications.

#### Ceramic Capacitor

Multilayer ceramic (MLC) capacitors have many applications in today's electronic circuits.

#### Test Result

Generally, automotive application can't use polypropylene film capacitor because automotive application requires high temperature, also there is not enough space because it is a sealed structure inside the case as like E–comp, oil pump and etc.

Table 15 and Table 16 show the test results and waveforms by using the variable snubber capacitors. According to the test result, the box film capacitor show good performance in the below condition. However, customer have to find the good solution because of it is depend on the real operation condition and PCB layout. Test condition is  $V_{PN} = 300$  V,  $V_{DD} = 15$  V, Temp = room temp and wire length = 2 M wire from battery to ASPM27.

#### Table 15. TEST CONDITION AND RESULT

| Snubber Type                 | Value  | Surge Level | Maker                    | Remark                                                                   |
|------------------------------|--------|-------------|--------------------------|--------------------------------------------------------------------------|
| Without Snubber Capacitor    | -      | 623 [V]     | -                        | -                                                                        |
| Box Film Capacitor           | 0.1 uF | 402 [V]     | 0.1 uF, 630 V are lowes  | Surge level and capacitor temperature<br>are lowest.                     |
| And Distances                | 0.2 uF | 377 [V]     |                          | If space is enough, it is best solution.                                 |
|                              | 0.5 uF | 354 [V]     |                          |                                                                          |
| Polypropylene Film Capacitor | 0.1 uF | 396 [V]     | PILKOR<br>0.1 uF, 630 V  | Surge level is lowest, but capacitor temperature is too high.            |
| I SALE ADAY                  | 0.2 uF | 374 [V]     |                          |                                                                          |
|                              | 0.5 uF | 354 [V]     |                          |                                                                          |
| Ceramic Capacitor (MLC)      | 0.1 uF | 438 [V]     | Murata<br>0.1 uF, 1000 V | Surge level is a little higher than another capacitor but no need space. |
|                              | 0.2 uF | 406 [V]     |                          |                                                                          |
|                              | 0.5 uF | 377 [V]     | 1                        |                                                                          |

#### Table 16. WAVEFORM

| Snubber Type                                | Snubber Type Without Snubber With Snubber                                              |                                        |  |
|---------------------------------------------|----------------------------------------------------------------------------------------|----------------------------------------|--|
| Box Film<br>Capacitor<br>(0.1 uF)           | CH1: VPN Voltage [100 V/div]<br>CH2: Low-side IGBT V <sub>CE</sub> voltage [100 V/div] |                                        |  |
|                                             | Time [10 us/div]                                                                       | · ···································· |  |
| Polypropylene Film<br>Capacitor<br>(0.1 uF) |                                                                                        | ······································ |  |
| Ceramic<br>Capacitor (MLC)<br>(0.1 uF)      |                                                                                        |                                        |  |

#### Circuit of Input Signal (IN(xH), IN(xL))

Figure 37 shows the I/O interface circuit between the MCU and ASPM27 product. Because the input logic is

active HIGH and there are built-in pull-down resistors, external pull-down resistors are not needed.



Figure 37. Recommended MCU I/O Interface Circuit

The input and fault–output maximum rated voltages are shown in Table 17. Since the fault–output is open drain, its rating is  $V_{CC}$  + 0.3 V, and 15 V supply interface is possible. However, it is recommended that the fault output be configured with the same supplies as the input signals. It is also recommended that the de–coupling capacitors be placed at both the MCU and ASPM27 ends of the V<sub>FO</sub> signal line, as close as possible to each device. The RC coupling at each input (parts shown dotted in Figure 37) can be changed depending on the PWM control scheme used in the application and the wiring impedance of the PCB layout. The input signal section of ASPM27 integrates a 5 k $\Omega$  (typical) pull-down resistor. Therefore, when using an external filtering resistor between the MCU output and the module series input, attention should be given to the signal voltage drop at the module input terminals to satisfy the turn-on threshold voltage requirement. For instance, R = 100  $\Omega$  and C = 1 nF for the parts shown dotted in Figure 37.

#### Table 17. MAXIMUM RATINGS OF INPUT AND VFO PINS

| Symbol          | ltem                        | Condition                                           | Rating         | Unit |
|-----------------|-----------------------------|-----------------------------------------------------|----------------|------|
| V <sub>IN</sub> | Input Signal Voltage        | Applied between $IN_{(xH)}$ , $IN_{(xL)}$ – COM (x) | -0.3~Vcc + 0.3 | V    |
| V <sub>FO</sub> | Fault Output Supply Voltage | Applied between V <sub>FO</sub> – COM (L)           | -0.3~Vcc + 0.3 | V    |

#### Table 18. INPUT THRESHOLD VOLTAGE RATINGS (V<sub>CC</sub> = 15 V, $T_J$ = 25°C)

| Symbol               | Item                        | Condition                                   | Min. | Тур. | Max. | Unit |
|----------------------|-----------------------------|---------------------------------------------|------|------|------|------|
| V <sub>IN(ON)</sub>  | Turn-On Threshold Voltage   | $IN_{(UH)}, IN_{(VH)}, IN_{(WH)} - COM (H)$ |      | 1.8  | 2.6  | V    |
| V <sub>IN(OFF)</sub> | Fault Output Supply Voltage | $IN_{(UL)}, IN_{(VL)}, IN_{(WL)} - COM (L)$ | 0.8  | 1.7  |      | V    |

#### PRINT CIRCUIT BOARD (PCB) DESIGN

#### General Application Circuit Example

Figure 38 shows a general application circuitry of interface schematic with control signals connected directly to a MCU. Figure 39 shows guidance of PCB layout for the 650 V ASPM27series.



Figure 38. General Application Circuity for the 650 V ASPM27 Series



#### Figure 39. Print Circuity Board (PCB) Layout Guidance for the 650 V ASPM27

#### AND9800/D

**PCB Layout Guidance** 

#### PACKING INFORMATION



#### Figure 40. Packing Information

#### **RELATED RESOURCES**

- FAM65V05DF1 Product Folder
- NFVA33065L32, NFVA34065L32, NFVA35065L65 Product Folder
- AN-9086 600V SPM<sup>®</sup> 3 Series Mounting Guidance

ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <u>www.onsemi.com/site/pdf/Patent-Marking.pdf</u>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use a a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products harmlese against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT:

#### TECHNICAL SUPPORT

ON Semiconductor Website: www.onsemi.com

Email Requests to: orderlit@onsemi.com

North American Technical Support: Voice Mail: 1 800–282–9855 Toll Free USA/Canada Phone: 011 421 33 790 2910 Europe, Middle East and Africa Technical Support: Phone: 00421 33 790 2910 For additional information, please contact your local Sales Representative